10/4 葉怡津070130.321.723.904.1015.
080328共6張_余苺每071213.080401共3張_陳螢071226.蘭宣080908.李金玉080221.辛曉棋080317.史亞坪080529.何麗鈴080807.蔡瑛文080820各1張
王非6 鍾芹4 陳螢 蘭宣
章小惠13 葉宜津12 濱奇步9
李金玉9 余莓每8 蔡瑛文8
蕭渼琴6 孫云云5 陳瑞伶5
陳敏熏4 伊能靚3 蔡依姍3
李明衣3 小潘攀2 辛曉棋2
秦慧銖 黃韻伶 謝欣妮 劉筱慶
史亞坪 何麗鈴 觀月雛奶14
香月明鎂6 木村佳奶2
080328共6張_余苺每071213.080401共3張_陳螢071226.蘭宣080908.李金玉080221.辛曉棋080317.史亞坪080529.何麗鈴080807.蔡瑛文080820各1張
王非6 鍾芹4 陳螢 蘭宣
章小惠13 葉宜津12 濱奇步9
李金玉9 余莓每8 蔡瑛文8
蕭渼琴6 孫云云5 陳瑞伶5
陳敏熏4 伊能靚3 蔡依姍3
李明衣3 小潘攀2 辛曉棋2
秦慧銖 黃韻伶 謝欣妮 劉筱慶
史亞坪 何麗鈴 觀月雛奶14
香月明鎂6 木村佳奶2
上一頁下一頁
050401李金玉01
050401李金玉02
050408章小惠
050506章小惠
050607秦慧銖
050610章小惠01
050610章小惠02
050621蕭渼琴01
050621蕭渼琴02
050703王非
050726蕭渼琴
050826王非01
050826王非02
050915蕭渼琴
060207蔡瑛文01
060207蔡瑛文02
060213陳敏熏01
060213陳敏熏02
060213陳敏熏03
060213陳敏熏04
060223章小惠01
060223章小惠02
060223章小惠03
060316李金玉
060322蔡瑛文
060404伊能靚01
060404伊能靚02
060417蔡瑛文01
060417蔡瑛文02
060426鍾芹01
060426鍾芹02
060426鍾芹03
060502蔡瑛文
060503王非
060601葉怡津
060615鍾芹
060629葉怡津
060719李金玉
060817香月明鎂01
060817香月明鎂02
060817香月明鎂03
060817香月明鎂04
060817香月明鎂05
060817香月明鎂06
060822李明衣
060829李明衣
060913李明衣
070112章小惠
070115章小惠
070116蔡依姍
070124葉怡津
070130葉怡津
070206章小惠
070216章小惠
070228蔡瑛文
070320濱奇步01
070320濱奇步02
070320濱奇步03
070320濱奇步04
070321葉怡津
070322濱奇步01
070322濱奇步02
070326葉怡津
070403濱奇步01
070403濱奇步02
070403濱奇步03
070409葉怡津
070418觀月雛奶
070419觀月雛奶01
070419觀月雛奶02
070419觀月雛奶03
070419觀月雛奶04
070419觀月雛奶05
070426小潘攀01
070426小潘攀02
070515蕭渼琴
070529木村佳奶
070531木村佳奶
070605章小惠01
070605章小惠02
上一頁下一頁
沒有一個工作是卑微的,
只有當你失去熱情與鬥志,
才是卑微的開始。
一個人的價值,往往是取決於你如何看待自己。
http://goo.gl/ZpkXk
常見的半導體材料有矽、鍺、砷化鎵等
/
晶片測試
晶片處理高度有序化的本質增加了對不同處理步驟之間度量方法的需求。晶片測試度量裝置被用於檢驗晶片仍然完好且沒有被前面的處理步驟損壞。如果If the number of dies—the 積體電路s that will eventually become chips—當一塊晶片測量失敗次數超過一個預先設定的閾值時,晶片將被廢棄而非繼續後續的處理製程。
/
晶片測試
晶片處理高度有序化的本質增加了對不同處理步驟之間度量方法的需求。晶片測試度量裝置被用於檢驗晶片仍然完好且沒有被前面的處理步驟損壞。如果If the number of dies—the 積體電路s that will eventually become chips—當一塊晶片測量失敗次數超過一個預先設定的閾值時,晶片將被廢棄而非繼續後續的處理製程。
/
步驟列表
晶片處理
濕洗
平版照相術
光刻Litho
離子移植IMP
蝕刻(干法蝕刻、濕法蝕刻、電漿蝕刻)
熱處理
快速熱退火Annel
熔爐退火
熱氧化
化學氣相沉積 (CVD)
物理氣相沉積 (PVD)
分子束磊晶 (MBE)
電化學沉積 (ECD),見電鍍
化學機械平坦化 (CMP)
IC Assembly and Testing 封裝測試
Wafer Testing 晶片測試
Visual Inspection外觀檢測
Wafer Probing電性測試
FrontEnd 封裝前段
Wafer BackGrinding 晶背研磨
Wafer Mount晶圓附膜
Wafer Sawing晶圓切割
Die attachment上片覆晶
Wire bonding焊線
BackEnd 封裝後段
Molding模壓
Post Mold Cure後固化
De-Junk 去節
Plating 電鍍
Marking 列印
Trimform 成形
Lead Scan 檢腳
Final Test 終測
Electrical Test電性測試
Visual Inspection光學測試
Baking 烘烤
/
有害材料標誌
許多有毒材料在製造過程中被使用。這些包括:
有毒元素摻雜物比如砷、硼、銻和磷
有毒化合物比如砷化三氫、磷化氫和矽烷
易反應液體、例如過氧化氫、發煙硝酸、硫酸以及氫氟酸
工人直接暴露在這些有毒物質下是致命的。通常IC製造業高度自動化能幫助降低暴露於這一類物品的風險。
/
Device yield
Device yield or die yield is the number of working chips or dies on a wafer, given in percentage since the number of chips on a wafer (Die per wafer, DPW) can vary depending on the chips' size and the wafer's diameter. Yield degradation is a reduction in yield, which historically was mainly caused by dust particles, however since the 1990s, yield degradation is mainly caused by process variation, the process itself and by the tools used in chip manufacturing, although dust still remains a problem in many older fabs. Dust particles have an increasing effect on yield as feature sizes are shrunk with newer processes. Automation and the use of mini environments inside of production equipment, FOUPs and SMIFs have enabled a reduction in defects caused by dust particles. Device yield must be kept high to reduce the selling price of the working chips since working chips have to pay for those chips that failed, and to reduce the cost of wafer processing. Yield can also be affected by the design and operation of the fab.
Tight control over contaminants and the production process are necessary to increase yield. Contaminants may be chemical contaminants or be dust particles. "Killer defects" are those caused by dust particles that cause complete failure of the device (such as a transistor). There are also harmless defects. A particle needs to be 1/5 the size of a feature to cause a killer defect. So if a feature is 100 nm across, a particle only needs to be 20 nm across to cause a killer defect. Electrostatic electricity can also affect yield adversely. Chemical contaminants or impurities include heavy metals such as Iron, Copper, Nickel, Zinc, Chromium, Gold, Mercury and Silver, alkali metals such as Sodium, Potassium and Lithium, and elements such as Aluminum, Magnesium, Calcium, Chlorine, Sulfur, Carbon, and Fluorine. It is important for those elements to not remain in contact with the silicon, as they could reduce yield. Chemical mixtures may be used to remove those elements from the silicon; different mixtures are effective against different elements.
Several models are used to estimate yield. Those are Murphy's model, Poisson's model, the binomial model, Moore's model and Seeds' model. There is no universal model; a model has to be chosen based on actual yield distribution (the location of defective chips) For example, Murphy's model assumes that yield loss occurs more at the edges of the wafer (non-working chips are concentrated on the edges of the wafer), Poisson's model assumes that defective dies are spread relatively evenly across the wafer, and Seeds's model assumes that defective dies are clustered together.[25]
Smaller dies cost less to produce (since more fit on a wafer, and wafers are processed and priced as a whole), and can help achieve higher yields since smaller dies have a lower chance of having a defect. However, smaller dies require smaller features to achieve the same functions of larger dies or surpass them, and smaller features require reduced process variation and increased purity (reduced contamination) to maintain high yields. Metrology tools are used to inspect the wafers during the production process and predict yield, so wafers predicted to have too many defects may be scrapped to save on processing costs.[26]